# **KiCad PCB Design Checklist - ESP32-S3 Industrial IoT**

## **Pre-Design Setup**

| KiCad Installation & Configuration                                                      |  |
|-----------------------------------------------------------------------------------------|--|
| ☐ Install KiCad 7.0 or later                                                            |  |
| ■ Download ESP32-S3 symbol and footprint libraries                                      |  |
| Configure design rules for 4-layer PCB                                                  |  |
| Set up component libraries (Digikey, Mouser, etc.)                                      |  |
| Configure 3D model libraries for visualization                                          |  |
| Project Setup                                                                           |  |
| Create new KiCad project                                                                |  |
| Set up Git repository for version control                                               |  |
| Create project folder structure                                                         |  |
| Configure project-specific libraries                                                    |  |
| Set up design rule check (DRC) rules                                                    |  |
| Schematic Design Checklist                                                              |  |
| 1. ESP32-S3 Module Section                                                              |  |
| Components:                                                                             |  |
| ■ ESP32-S3-WROOM-1 module (or ESP32-S3-WROOM-1U for external antenna)                   |  |
| ■ 10µF + 100nF decoupling capacitors on VDD                                             |  |
| $\square$ 10k $\Omega$ pull-up on EN (enable) pin                                       |  |
| $\square$ 470 $\Omega$ series resistor on USB D+/D- if using USB                        |  |
| $\blacksquare$ Boot mode resistors (10k $\Omega$ pull-up on GPIO0, pull-down on GPIO46) |  |
| Schematic Requirements:                                                                 |  |
| All power pins connected to appropriate rails                                           |  |
| Proper decoupling capacitor placement                                                   |  |
| ■ Boot and reset circuitry                                                              |  |
| ■ Programming interface (USB-C or UART)                                                 |  |
| ☐ Unused pins properly handled (pulled up/down or left floating per datasheet)          |  |

### 2. Power Management System

| Battery Charging Circuit (MCP73831):                                                                                                                                                                                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ■ MCP73831T-2ACI/OT Li-Po charging IC $ 2kΩ \text{ resistor (PROG pin) for 500mA charge current} $ $ 4.7μF \text{ input capacitor} $ $ 4.7μF \text{ output capacitor} $ $ Status \text{ LED with } 470Ω \text{ resistor} $ $ Thermal pad connection to ground plane $                                      |
| 3.3V Regulation (AMS1117-3.3):                                                                                                                                                                                                                                                                             |
| <ul> <li>AMS1117-3.3 linear regulator</li> <li>10μF input capacitor (tantalum or ceramic)</li> <li>22μF output capacitor</li> <li>Power LED with 1kΩ resistor</li> <li>Thermal considerations for continuous operation</li> </ul>                                                                          |
| Power Distribution:                                                                                                                                                                                                                                                                                        |
| <ul> <li>□ Battery voltage rail (VBAT) - 3.7V nominal</li> <li>□ Regulated 3.3V rail (VDD) - main system power</li> <li>□ Sensor power rail (VSENSOR) - switchable sensor power</li> <li>□ Load switches (AP2112K) for sensor power control</li> <li>□ Power selection circuit (battery vs USB)</li> </ul> |
| 3. Sensor Interface Circuits                                                                                                                                                                                                                                                                               |
| I2C Interface (BME280 Environmental Sensor):                                                                                                                                                                                                                                                               |
| <ul> <li>BME280 or SHT30 sensor footprint</li> <li>4.7kΩ pull-up resistors on SDA and SCL</li> <li>100nF bypass capacitor on sensor VDD</li> <li>ESD protection diodes (optional)</li> <li>Address selection jumper (if applicable)</li> </ul>                                                             |
| SPI Interface (ADXL345 Accelerometer):                                                                                                                                                                                                                                                                     |
| □ ADXL345 or ICM-20948 sensor footprint □ 100nF bypass capacitor on sensor VDD □ Series resistors on SPI lines ( $22\Omega$ ) for signal integrity □ Chip select pull-up resistor ( $10k\Omega$ ) □ Interrupt pins routed to ESP32-S3 GPIO                                                                 |

| ADC Interface (ACS/12 Current Sensor):                                                                                                                                                                                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>□ ACS712-05B current sensor IC</li> <li>□ 100nF bypass capacitor</li> <li>□ 1µF filter capacitor on output</li> <li>□ Voltage divider for ADC scaling (if needed)</li> <li>□ TVS diode for input protection</li> </ul>                         |
| 4. Industrial I/O Section                                                                                                                                                                                                                               |
| Connectors:                                                                                                                                                                                                                                             |
| <ul> <li>USB-C connector for programming and charging</li> <li>3.5mm screw terminals for sensor connections</li> <li>2.54mm header for GPIO expansion</li> <li>SWD programming header (Tag-Connect or standard)</li> </ul>                              |
| User Interface:                                                                                                                                                                                                                                         |
| □ Power LED (green) with $1k\Omega$ resistor □ Status LED (blue) with $470\Omega$ resistor □ Error LED (red) with $470\Omega$ resistor □ Reset button (tactile switch) with $10k\Omega$ pull-up □ Boot button (tactile switch) with $10k\Omega$ pull-up |
| Protection Circuits:                                                                                                                                                                                                                                    |
| <ul> <li>Reverse polarity protection (P-channel MOSFET)</li> <li>Overcurrent protection (PTC fuse, 1A)</li> <li>ESD protection on all external interfaces</li> <li>TVS diodes on power inputs</li> </ul>                                                |
| 5. Schematic Review Checklist                                                                                                                                                                                                                           |
| Power System:                                                                                                                                                                                                                                           |
| <ul> <li>All ICs have proper power connections</li> <li>Decoupling capacitors on all power pins</li> <li>Power-on reset circuits properly implemented</li> <li>Current consumption calculated and within limits</li> </ul>                              |
| Signal Integrity:                                                                                                                                                                                                                                       |
| ☐ High-speed signals kept short                                                                                                                                                                                                                         |

| Proper impedance matching considered                                                                                                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ☐ Clock signals properly routed                                                                                                                                                                                                                                                                                                                                                        |
| ☐ Unused pins properly handled                                                                                                                                                                                                                                                                                                                                                         |
| Component Selection:                                                                                                                                                                                                                                                                                                                                                                   |
| ☐ All components available from reliable suppliers                                                                                                                                                                                                                                                                                                                                     |
| ☐ Temperature ratings suitable for application                                                                                                                                                                                                                                                                                                                                         |
| Package sizes suitable for hand assembly                                                                                                                                                                                                                                                                                                                                               |
| Cost optimization completed                                                                                                                                                                                                                                                                                                                                                            |
| Design Rules:                                                                                                                                                                                                                                                                                                                                                                          |
| ☐ Electrical Rules Check (ERC) passed                                                                                                                                                                                                                                                                                                                                                  |
| ☐ All nets properly named                                                                                                                                                                                                                                                                                                                                                              |
| Component values and part numbers specified                                                                                                                                                                                                                                                                                                                                            |
| ☐ Footprint assignments completed                                                                                                                                                                                                                                                                                                                                                      |
| PCB Layout Design Checklist  1. PCB Stackup Configuration                                                                                                                                                                                                                                                                                                                              |
| 4-Layer Stackup:                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                        |
| Layer 1 (Top): Signal + Components [0.035mm Cu]                                                                                                                                                                                                                                                                                                                                        |
| Layer 1 (Top): Signal + Components [0.035mm Cu]  Layer 2 (GND): Ground Plane [0.035mm Cu]  Layer 3 (PWR): Power Planes [0.035mm Cu]                                                                                                                                                                                                                                                    |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu]                                                                                                                                                                                                                                                   |
| Layer 2 (GND): Ground Plane [0.035mm Cu]  Layer 3 (PWR): Power Planes [0.035mm Cu]                                                                                                                                                                                                                                                                                                     |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu]                                                                                                                                                                                                                                                   |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu] Core: 1.53mm, Total: 1.6mm                                                                                                                                                                                                                        |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu] Core: 1.53mm, Total: 1.6mm  Stackup Parameters:                                                                                                                                                                                                   |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu] Core: 1.53mm, Total: 1.6mm  Stackup Parameters:  Impedance: $50\Omega$ single-ended, $100\Omega$ differential                                                                                                                                     |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu] Core: 1.53mm, Total: 1.6mm  Stackup Parameters:  Impedance: $50\Omega$ single-ended, $100\Omega$ differential  Via size: 0.2mm drill, 0.5mm pad                                                                                                   |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu] Core: 1.53mm, Total: 1.6mm  Stackup Parameters:  Impedance: 50Ω single-ended, 100Ω differential Via size: 0.2mm drill, 0.5mm pad  Minimum trace: 0.1mm width, 0.1mm spacing                                                                       |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu] Core: 1.53mm, Total: 1.6mm   Stackup Parameters:  Impedance: 50Ω single-ended, 100Ω differential Via size: 0.2mm drill, 0.5mm pad  Minimum trace: 0.1mm width, 0.1mm spacing  Minimum via: 0.15mm drill, 0.35mm pad                               |
| Layer 2 (GND): Ground Plane [0.035mm Cu] Layer 3 (PWR): Power Planes [0.035mm Cu] Layer 4 (Bottom): Signal + Components [0.035mm Cu] Core: 1.53mm, Total: 1.6mm  Stackup Parameters:  Impedance: 50Ω single-ended, 100Ω differential Via size: 0.2mm drill, 0.5mm pad Minimum trace: 0.1mm width, 0.1mm spacing Minimum via: 0.15mm drill, 0.35mm pad  2. Component Placement Strategy |

| Crystal/oscillator components close to IC pins                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ☐ Power management ICs near power input                                                                                                                                                                                                                                                                                                                                                                                                         |
| ☐ Heat-sensitive components away from power ICs                                                                                                                                                                                                                                                                                                                                                                                                 |
| Placement Rules:                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ☐ Components oriented for easy hand assembly                                                                                                                                                                                                                                                                                                                                                                                                    |
| ☐ Test points accessible for debugging                                                                                                                                                                                                                                                                                                                                                                                                          |
| ☐ Connectors at board edges                                                                                                                                                                                                                                                                                                                                                                                                                     |
| LEDs visible when assembled                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ☐ Buttons accessible for user interaction                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3. Power and Ground Plane Design                                                                                                                                                                                                                                                                                                                                                                                                                |
| Ground Plane (Layer 2):                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Solid ground plane with minimal splits                                                                                                                                                                                                                                                                                                                                                                                                          |
| ☐ Ground plane connected to all ground pins                                                                                                                                                                                                                                                                                                                                                                                                     |
| ☐ Thermal relief on ground connections                                                                                                                                                                                                                                                                                                                                                                                                          |
| ☐ Via stitching between ground planes                                                                                                                                                                                                                                                                                                                                                                                                           |
| Ground plane extends under all ICs                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Power Plane (Layer 3):                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Power Plane (Layer 3):  ☐ Separate power islands: +3.3V, +VBAT, +VSENSOR                                                                                                                                                                                                                                                                                                                                                                        |
| -                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ☐ Separate power islands: +3.3V, +VBAT, +VSENSOR                                                                                                                                                                                                                                                                                                                                                                                                |
| <ul> <li>□ Separate power islands: +3.3V, +VBAT, +VSENSOR</li> <li>□ Power planes sized for current requirements</li> </ul>                                                                                                                                                                                                                                                                                                                     |
| <ul> <li>□ Separate power islands: +3.3V, +VBAT, +VSENSOR</li> <li>□ Power planes sized for current requirements</li> <li>□ Thermal vias under power ICs</li> </ul>                                                                                                                                                                                                                                                                             |
| <ul> <li>Separate power islands: +3.3V, +VBAT, +VSENSOR</li> <li>Power planes sized for current requirements</li> <li>Thermal vias under power ICs</li> <li>Power plane clearance from ground plane</li> </ul>                                                                                                                                                                                                                                  |
| <ul> <li>Separate power islands: +3.3V, +VBAT, +VSENSOR</li> <li>Power planes sized for current requirements</li> <li>Thermal vias under power ICs</li> <li>Power plane clearance from ground plane</li> <li>Power plane connected via multiple vias</li> </ul>                                                                                                                                                                                 |
| <ul> <li>Separate power islands: +3.3V, +VBAT, +VSENSOR</li> <li>Power planes sized for current requirements</li> <li>Thermal vias under power ICs</li> <li>Power plane clearance from ground plane</li> <li>Power plane connected via multiple vias</li> <li>4. High-Speed Signal Routing</li> </ul>                                                                                                                                           |
| <ul> <li>Separate power islands: +3.3V, +VBAT, +VSENSOR</li> <li>Power planes sized for current requirements</li> <li>Thermal vias under power ICs</li> <li>Power plane clearance from ground plane</li> <li>Power plane connected via multiple vias</li> <li>4. High-Speed Signal Routing</li> <li>ESP32-S3 Critical Signals:</li> </ul>                                                                                                       |
| Separate power islands: +3.3V, +VBAT, +VSENSOR Power planes sized for current requirements Thermal vias under power ICs Power plane clearance from ground plane Power plane connected via multiple vias  4. High-Speed Signal Routing ESP32-S3 Critical Signals:  SPI flash signals kept short (<10mm)                                                                                                                                          |
| Separate power islands: +3.3V, +VBAT, +VSENSOR Power planes sized for current requirements Thermal vias under power ICs Power plane clearance from ground plane Power plane connected via multiple vias  4. High-Speed Signal Routing ESP32-S3 Critical Signals: SPI flash signals kept short (<10mm) USB differential pair routed as 90Ω differential                                                                                          |
| Separate power islands: +3.3V, +VBAT, +VSENSOR Power planes sized for current requirements Thermal vias under power ICs Power plane clearance from ground plane Power plane connected via multiple vias  4. High-Speed Signal Routing ESP32-S3 Critical Signals: SPI flash signals kept short (<10mm) USB differential pair routed as 90Ω differential High-speed GPIO signals have controlled impedance                                        |
| Separate power islands: +3.3V, +VBAT, +VSENSOR Power planes sized for current requirements Thermal vias under power ICs Power plane clearance from ground plane Power plane connected via multiple vias  4. High-Speed Signal Routing ESP32-S3 Critical Signals: SPI flash signals kept short (<10mm) USB differential pair routed as 90Ω differential High-speed GPIO signals have controlled impedance Clock signals routed with guard traces |

| <ul> <li>Minimize layer changes on critical signals</li> <li>Proper termination on long traces</li> <li>Avoid routing under crystal/oscillator</li> <li>Ground return path provided for all signals</li> </ul>                                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5. Sensor Interface Routing                                                                                                                                                                                                                                              |
| I2C Bus Routing:                                                                                                                                                                                                                                                         |
| <ul> <li>SDA and SCL routed parallel with same length</li> <li>Pull-up resistors close to bus master (ESP32-S3)</li> <li>Bus traces away from switching circuits</li> <li>Proper ground return path</li> <li>ESD protection at connector interfaces</li> </ul>           |
| SPI Bus Routing:                                                                                                                                                                                                                                                         |
| <ul> <li>Clock signal routed first with shortest path</li> <li>Data signals length-matched to clock</li> <li>Chip select signals properly routed</li> <li>Ground plane under SPI traces</li> <li>Series termination resistors if needed</li> </ul>                       |
| ADC Signal Routing:                                                                                                                                                                                                                                                      |
| <ul> <li>Analog signals away from switching circuits</li> <li>Proper ground plane separation (analog/digital)</li> <li>Filter capacitors close to ADC inputs</li> <li>Shielded or differential routing if needed</li> <li>Reference voltage properly filtered</li> </ul> |
| 6. Power Distribution Network                                                                                                                                                                                                                                            |
| Power Routing:                                                                                                                                                                                                                                                           |
| Power traces sized for current requirements  Multiple vias for power connections  Decoupling capacitors optimally placed  Power and ground planes properly connected  Thermal management for power ICs                                                                   |

#### **Current Calculations:**

| <ul> <li>Trace width calculated for maximum current</li> <li>Via current capacity verified</li> <li>Thermal rise calculated for power dissipation</li> <li>Voltage drop analysis completed</li> </ul>                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power budget analysis documented                                                                                                                                                                                                        |
| 7. EMI/EMC Considerations                                                                                                                                                                                                               |
| EMI Reduction:                                                                                                                                                                                                                          |
| <ul> <li>Proper ground plane coverage (&gt;80%)</li> <li>High-frequency bypass capacitors</li> <li>Ferrite beads on power lines</li> <li>Avoid antenna-like trace structures</li> <li>Proper shielding of high-speed signals</li> </ul> |
| EMC Compliance:                                                                                                                                                                                                                         |
| <ul> <li>All external cables properly filtered</li> <li>ESD protection on all interfaces</li> <li>Proper ground connection strategy</li> <li>Avoid ground loops</li> <li>Clock signals properly contained</li> </ul>                    |
| 8. Manufacturing Considerations                                                                                                                                                                                                         |
| Design for Manufacturing (DFM):                                                                                                                                                                                                         |
| <ul> <li>Minimum trace width: 0.1mm (4 mil)</li> <li>Minimum via size: 0.2mm (8 mil) drill</li> <li>Minimum spacing: 0.1mm (4 mil)</li> <li>Solder mask sliver: &gt;0.1mm</li> <li>Silkscreen text: &gt;0.15mm height</li> </ul>        |
| Assembly Considerations:                                                                                                                                                                                                                |
| <ul> <li>Components oriented for pick-and-place</li> <li>Fiducial markers for automated assembly</li> <li>Panel design for multiple PCBs</li> <li>Test points for automated testing</li> <li>Proper solder mask openings</li> </ul>     |

### 9. Testing and Debug Features

| Test Points:                                                                                                                                                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power rail test points (VDD, VBAT, etc.)  Critical signal test points  Ground test points  ADC reference test points  Communication bus test points                                                                              |
| Debug Features:                                                                                                                                                                                                                  |
| <ul> <li>SWD programming header accessible</li> <li>UART debug pins available</li> <li>LED indicators for system status</li> <li>Jumpers for configuration changes</li> <li>Spare GPIO pins brought out for expansion</li> </ul> |
| 10. Final Design Verification                                                                                                                                                                                                    |
| Design Rule Check (DRC):                                                                                                                                                                                                         |
| <ul> <li>All DRC violations resolved</li> <li>Minimum trace width/spacing verified</li> <li>Via size and drill size verified</li> <li>Solder mask clearance verified</li> <li>Component clearance verified</li> </ul>            |
| Electrical Verification:                                                                                                                                                                                                         |
| <ul> <li>Net connectivity verified</li> <li>Power and ground connections verified</li> <li>Signal integrity analysis completed</li> <li>Impedance calculations verified</li> <li>Thermal analysis completed</li> </ul>           |
| Manufacturing Files:                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                  |

### **Component Selection Database**

### **ESP32-S3 Module Options:**

- ESP32-S3-WROOM-1: PCB antenna, 16MB Flash, 8MB PSRAM
- ESP32-S3-WROOM-1U: U.FL connector, 16MB Flash, 8MB PSRAM
- **ESP32-S3-MINI-1**: Smaller footprint, 8MB Flash, 8MB PSRAM

### **Power Management ICs:**

- MCP73831T-2ACI/OT: 500mA Li-Po charger, SOT-23-5
- **AMS1117-3.3**: 1A LDO regulator, SOT-223
- AP2112K-3.3: 600mA LDO regulator, SOT-23-5
- TPS63070: Buck-boost converter for battery operation

#### **Sensor Components:**

- **BME280**: Environmental sensor (temp/humidity/pressure)
- SHT30: High-accuracy temperature/humidity sensor
- \*\*